Design for Testability Solutions Architect (India)
Cisco
About the role
Meet the Team
The Common Hardware Group (CHG) delivers the silicon, optics, and hardware platforms for Cisco's core Switching, Routing, and Wireless products. With ~2,100 employees across 16 countries, we design the networking hardware for Enterprises and Service Providers of various sizes, the Public Sector, and Non-Profit Organizations across the world. Cisco Silicon One (#CiscoSiliconOne) is the only unifying silicon architecture in the market that enables customers to deploy the best-of-breed silicon from Top of Rack (TOR) switches all the way through web scale data centers and across service provider, enterprise networks, and data centers with a fully unified routing and switching portfolio. Come join us and take part in shaping Cisco's ground‑breaking solutions by designing, developing and testing some of the most complex ASICs being developed in the industry.
You will be in the Silicon One development organization as an ASIC Implementation Technical Lead in Bangalore India with a primary focus on Design‑for‑Test. You will work with Front‑end RTL teams, backend physical design teams to understand chip architecture and drive DFT requirements early in the design cycle. As a member of this team you will also be involved in crafting groundbreaking next generation networking chips. You will help lead to drive the DFT and quality process through the entire Implementation flow and post silicon validation phases with additional exposure to physical design sign‑off activities.
Your Impact
- Responsible for implementing the Hardware Design‑for‑Test (DFT) features that support ATE, in‑system test, debug and diagnostics needs of the designs.
- Responsible for development of innovative DFT IP in collaboration with the multi‑functional teams, and play a key role in full chip design integration with the testability features coordinated in the RTL.
- Work closely with the design/design‑verification and PD teams to enable the integration and validation of the Test logic in all phases of the implementation and post silicon validation flows.
- Your team will participate in the creation of Innovative Hardware DFT & physical design aspects for new silicon device models, bare die & stacked die, driving re‑usable test and debug strategies.
- The job requires the candidate to have the ability to craft solutions and debug with minimal mentorship.
Minimum Qualifications
- Bachelor's or a Master’s Degree in Electrical or Computer Engineering required with at least 10 years of experience.
- Knowledge of the latest innovative trends in DFT, test and silicon engineering.
- Experience with Jtag protocols, Scan and BIST architectures, including memory BIST and boundary scan.
- Experience with ATPG and EDA tools like TestMax, Tetramax, Tessent tool sets, PrimeTime
- Verification skills include, System Verilog Logic Equivalency checking and validating the Test‑timing of the design
- Experience with Jtag protocols, Scan and BIST architectures, including memory BIST and boundary scan.
- Experience with ATPG and EDA tools like TestMax, Tetramax, Tessent tool sets, PrimeTime
- Experience working with Gate level simulation, debugging with VCS and other simulators.
- Post‑silicon validation and debug experience; Ability to work with ATE patterns, P1687
- Strong verbal skills and ability to thrive in a multifaceted setting
- Scripting skills: Tcl, Python/Perl.
Preferred Qualifications
- Verilog design experience - developing custom DFT logic & IP integration; familiarity with functional verification
- DFT CAD development - Test Architecture, Methodology and Infrastructure
- Test Static Timing Analysis
- Post silicon validation using DFT patterns.
Requirements
- Bachelor's or Master's degree in Electrical or Computer Engineering.
- At least 10 years of relevant experience.
- Knowledge of latest trends in DFT, test and silicon engineering.
- Experience with JTAG protocols, Scan and BIST architectures (including memory BIST and boundary scan).
- Experience with ATPG and EDA tools such as TestMax, Tetramax, Tessent tool sets, PrimeTime.
- Verification skills including SystemVerilog logic equivalency checking and test‑timing validation.
- Experience with gate‑level simulation and debugging using VCS or other simulators.
- Post‑silicon validation and debug experience; ability to work with ATE patterns and P1687.
- Strong verbal communication skills and ability to thrive in a multifaceted setting.
- Scripting skills in Tcl and Python/Perl.
Responsibilities
- Implement Hardware Design‑for‑Test (DFT) features that support ATE, in‑system test, debug and diagnostics.
- Develop innovative DFT IP in collaboration with multi‑functional teams and integrate testability features into RTL.
- Work closely with design/verification and physical design teams to enable integration and validation of test logic throughout implementation and post‑silicon validation flows.
- Create innovative hardware DFT and physical‑design solutions for new silicon device models, bare die and stacked die, driving reusable test and debug strategies.
- Lead DFT and quality processes across the entire implementation flow and post‑silicon validation phases, with exposure to physical‑design sign‑off activities.
Skills
Don't send a generic resume
Paste this job description into Mimi and get a resume tailored to exactly what the hiring team is looking for.
Get started free